Technology mapping for SOI domino logic incorporating solutions for the parasitic bipolar effect

  1. Karandikar, S.K.
  2. Sapatnekar, S.S.
Revista:
IEEE Transactions on Very Large Scale Integration (VLSI) Systems

ISSN: 1063-8210

Ano de publicación: 2003

Volume: 11

Número: 6

Páxinas: 1094-1105

Tipo: Artigo

DOI: 10.1109/TVLSI.2003.817137 GOOGLE SCHOLAR